

# **Desktop/Notebook Frequency Generator**

### **Features**

- Maximized EMI suppression using IC WORKS' spread spectrum technology
- ± 0.5%Spread Spectrum clocking
- Equivalent to the W48S67-72 with Spread Spectrum for Tilamook, MMO and Deschutes processors
- Generates system clocks for CPU, IOAPIC, SDRAM, PCI, USB plus 14.318MHz (REF0:1)
- Serial data interface (SDATA, SCLOCK inputs) provides additional CPU/PCI clock frequency selections, individual output clock disabling and other functions
- MODE input pin selects optional power management input control pins (reconfigures pins 26 and 27)
- Two fixed outputs separately selectable as 24MHz or 48MHz (default = 48MHz)
- VDDQ3 = 3.3V±5%, VDDQ2 = 2.5V±5%
- Uses external 14.318MHz crystal
- Available in 48-pin SSOP (300 mils)
- 10Ω CPU output impedance

Figure 1 Block Diagram



Table 1 Pin Selectable Frequency (Note)

| 60/66_SEL | CPU, SDRAM<br>Clocks (MHz) | PCI Clocks<br>(MHz) |  |
|-----------|----------------------------|---------------------|--|
| 0         | 60                         | 30                  |  |
| 1         | 66.8                       | 33.4                |  |

**Note:** Additional frequency selections provided by serial data interface; refer to Table 5 on page 9.

Figure 2 Pin Diagram



Table 2 Order Information

| Part Number | Freq. Mask<br>Code | Package                          |
|-------------|--------------------|----------------------------------|
| W48S87      | 72                 | H = SSOP (300 mils)<br>X = TSSOP |



| Pin Name             | Pin<br>No.                | Pin<br>Type | Pin Description                                                                                                                                                                                                                                                                                                             |  |  |
|----------------------|---------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CPU0:2               | 52,51,49                  | 0           | CPU Outputs 0 through 3: These four CPU outputs are controlled by the CPU_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ2.                                                                                                                                                                |  |  |
| PCI0:5               | 9, 11, 12,<br>13, 14, 16  | 0           | PCI Bus Outputs 0 through 5: These six PCI outputs are controlled by the PCI_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                             |  |  |
| PCI_F                | 8                         | 0           | Free Running PCI Output: Unlike PCI0:5 outputs, this output is not controlled by the PCI_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                 |  |  |
| SDRAM0:5             | 36, 35, 33,<br>32, 30, 29 | 0           | <b>SDRAM Clock Outputs 0 through 5:</b> These six SDRAM clock outputs run synchronous to the CPU clock outputs. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                             |  |  |
| SDRAM6/<br>CPU_STOP# | 27                        | I/O         | SDRAM Clock Output 6 or CPU Clock Output Stop Control: This pin has dual functions, selectable by the MODE input pin. When MODE = 0, this pin becomes the CPU_STOP# input. When MODE = 1, this pin becomes SDRAM clock output 6.                                                                                            |  |  |
|                      |                           |             | Regarding use as a CPU_STOP# input: When brought low, clock outputs CPU0:3 are stopped low after completing a full clock cycle (2-3 CPU clock latency). When brought high, clock outputs CPU0:3 are started beginning with a full clock cycle (2-3 CPU clock latency).                                                      |  |  |
|                      |                           |             | Regarding use as a SDRAM clock: Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                                             |  |  |
| SDRAM7/<br>PCI_STOP# | 26                        | I/O         | SDRAM Clock Output 7 or PCI Clock Output Stop Control: This pin has dual functions, selectable by the MODE input pin. When MODE = 0, this pin becomes the PCI_STOP# input. When MODE = 1, this pin becomes SDRAM clock output 7.                                                                                            |  |  |
|                      |                           |             | PCI_STOP# input: When brought low, clock outputs PCI0:5 are stopped low after completing a full clock cycle. When brought high, clock outputs PCI0:5 are started beginning with a full clock cycle. Clock latency provides one PCI_F rising edge of PCI clock following PCI_STOP# state change.                             |  |  |
|                      |                           |             | Regarding use as a SDRAM clock: Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                                             |  |  |
| IOAPIC               | 45                        | 0           | I/O APIC Clock Output: Provides 14.318MHz fixed frequency. The output voltage swing is controlled by VDDQ2.                                                                                                                                                                                                                 |  |  |
| 48/24MHz             | 22, 23                    | 0           | <b>48MHz / 24MHz Output:</b> Fixed clock outputs that default to 48MHz following device power-up. Either or both can be changed to 24MHz through use of the serial data interface (Byte 0, bits 2 and 3). Output voltage swing is controlled by voltage applied to VDDQ3                                                    |  |  |
| REF0:1               | 2, 1                      | 0           | Fixed 14.318MHz Outputs 0 through 1: Used for various system applications. Output voltage swing is controlled by voltage applied to VDDQ3. REF0 is stronger than REF1 and should be used for driving ISA slots.                                                                                                             |  |  |
| CPU_2.5#             | 47                        | I           | Set to logic 0 for VDDQ2 = 2.5V (0 to 2.5V CPU output swing).                                                                                                                                                                                                                                                               |  |  |
| 60/66_SEL            | 18                        | I           | 60 or 66MHz Input Selection: Selects power-up default CPU clock frequency as shown in Table 1 on page 1 (also determines SDRAM and PCI clock frequency selections). Can be used to change CPU clock frequency while device is in operation if serial data port bits 0-2 of Byte 7 are logic 1 (default power-up condition). |  |  |



| Pin Name | Pin<br>No.                      | Pin<br>Type | Pin Description                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|----------|---------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| X1       | 4                               | I           | Crystal Connection or External Reference Frequency Input: This pin has dual functions. It can be used as an external 14.318MHz crystal connection or as an external reference frequency input.                                                                                                                                                                                                    |  |  |
| X2       | 5                               | 1           | Crystal Connection: An input connection for an external 14.318MHz crystal. If using an external reference, this pin must be left unconnected.                                                                                                                                                                                                                                                     |  |  |
| PWR_DWN# | 44                              | I           | Power Down Control: When this input is low, device goes into a low pow standby condition. All outputs are actively held low while in power down. CPU, SDRAM and PCI clock outputs are stopped low after completing a full clock cycle (2-4 CPU clock cycle latency). When brought high, CPU, SDRA and PCI outputs start with a full clock cycle at full operating frequency (3m maximum latency). |  |  |
| MODE     | 6                               | 1           | <b>Mode Control:</b> This input selects the function of device pin 26 (SDRAM7/ PCI_STOP#) and pin 27 (SDRAM6/CPU_STOP#). Refer to description for those pins.                                                                                                                                                                                                                                     |  |  |
| SDATA    | 19                              | I/O         | Serial Data Input: Data input for Serial Data Interface. Refer to Serial Data Interface section that follows.                                                                                                                                                                                                                                                                                     |  |  |
| SCLOCK   | 20                              | I           | Serial Clock Input: Clock input for Serial Data Interface. Refer to Serial Data Interface section that follows.                                                                                                                                                                                                                                                                                   |  |  |
| VDDQ3    | 7, 15, 21, 25<br>28, 34, 48     | Р           | <b>Power Connection:</b> Power supply for PCI0:5, REF0:1, and 48/24MHz output buffers. Connected to 3.3V supply.                                                                                                                                                                                                                                                                                  |  |  |
| VDDQ2    | 46, 40                          | Р           | <b>Power Connection:</b> Power supply for IOAPIC0, CPU0:3 output buffer. Connected to 2.5V supply.                                                                                                                                                                                                                                                                                                |  |  |
| GND      | 3, 10, 17,<br>24, 31, 37,<br>43 | G           | <b>Ground Connection:</b> Connect all ground pins to the common system ground plane.                                                                                                                                                                                                                                                                                                              |  |  |



### **Spread Spectrum Clocking**

The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in Figure 3.

As shown in Figure 3, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is

$$dB = 6.5 + 9*log_{10}(P) + 9*log_{10}(F)$$

Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured.

The output clock is modulated with a waveform depicted in Figure 4. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin, produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is  $\pm$  0.5% of the center frequency. Figure 6 details the IC WORKS spreading pattern. IC WORKS does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices.





Spread Spectrum clocking is activated or deactivated by selecting the appropriate values for bits 1-0 in data byte 0 of the I<sup>2</sup>C data stream. Refer to Table 5 for more details.

Figure 4 Typical Modulation Profile





### **Serial Data Interface**

The W48S87-72 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the W48S87-72 initializes with default register settings, therefore the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of device pins SDATA and SCLOCK. In motherboard applica-

tions, SDATA and SCLOCK are typically driven by two logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. Table 3 summarizes the control functions of the serial data interface.

**Table 3** Serial Data Interface Control Functions Summary

| Control Function                             | Description                                                                                                                                                                      | Common Application                                                                                                                              |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock Output Disable                         | Any individual clock output(s) can be disabled. Disabled outputs are actively held low.                                                                                          | Unused outputs are disabled to reduce EMI and system power. Examples are clock outputs to unused SDRAM DIMM socket or PCI slot.                 |
| 48/24MHZ Clock Output<br>Frequency Selection | 48/24MHz clock outputs can be set to 48MHz or 24MHz.                                                                                                                             | Provides flexibility in Super I/O and USB device selection.                                                                                     |
| CPU Clock Frequency<br>Selection             | Provides CPU/PCI frequency selections beyond the 60 and 66.6MHz selections that are provided by the SEL60/66 input pin. Frequency is changed in a smooth and controlled fashion. | For alternate CPU devices, and power management options. Smooth frequency transition allows CPU frequency change under normal system operation. |
| Output Tristate                              | Puts all clock outputs into a high impedance state.                                                                                                                              | Production PCB testing.                                                                                                                         |
| Test Mode                                    | All clock outputs toggle in relation with X1 input, internal PLL is bypassed. Refer to Table 5.                                                                                  | Production PCB testing.                                                                                                                         |
| (Reserved)                                   | Reserved function for future device revision or production device testing.                                                                                                       | No user application. Register bit must be written as 0.                                                                                         |



# **Operation**

Data is written to the W48S87-72 in eleven bytes of eight bits each. Bytes are written in the order shown in Table 4.

Table 4 Byte Writing Sequence

| Byte<br>Sequence | Byte Name     | Bit Sequence     | Byte Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|---------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | Slave Address | 11010010         | Commands the W48S87-72 to accept the bits in Data Bytes 0-7 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the W48S87-72 is 11010010. Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2                | Command Code  | Don't Care       | Unused by the W48S87-72, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus.                                                                                    |
| 3                | Byte Count    | Don't Care       | Unused by the W48S87-72, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus.                                                                                      |
| 4                | Data Byte 0   | Refer to Table 5 | The data bits in Data Bytes 0-7 set internal W48S87-72 registers that                                                                                                                                                                                                                                                                                                                                                     |
| 5                | Data Byte 1   |                  | control device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010, as noted above. For descrip-                                                                                                                                                                                                                                                                                    |
| 6                | Data Byte 2   |                  | tion of bit control functions, refer to Table 5, Data Byte Serial Configu-                                                                                                                                                                                                                                                                                                                                                |
| 7                | Data Byte 3   |                  | ration Map.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8                | Data Byte 4   |                  |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 9                | Data Byte 5   |                  |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 10               | Data Byte 6   |                  |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 11               | Data Byte 7   |                  |                                                                                                                                                                                                                                                                                                                                                                                                                           |



### **Writing Data Bytes**

Each bit in Data Bytes 0-7 control a particular device function except for the "reserved" bits which must be written as a logic 0. Bits are written MSB (most significant bit) first, which is bit 7. Table 5 gives the bit formats for registers located in Data Bytes 0-7.

Table 5 details additional frequency selections that are available through the serial data interface.

Table 6 details the select functions for Byte 0, bits 1 and 0.

|           | Affe    | cted Pin |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Bit C           | Bit Control |         |  |
|-----------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|---------|--|
| Bit(s)    | Pin No. | Pin Name | Control Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0               | 1           | Default |  |
| Data Byte | e 0     | <u> </u> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 | •           |         |  |
| 7         |         |          | (Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |             | 0       |  |
| 6         |         |          | (Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |             | 0       |  |
| 5         |         |          | SEL_4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Refer to        | Table 5     | 0       |  |
| 4         |         |          | SEL_3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Refer to        | Table 5     | 0       |  |
| 3         | 23      | 48/24MHZ | 48/24MHZ Clock Output Frequency Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 24MHz           | 48MHz       | 1       |  |
| 2         | 22      | 48/24MHZ | 48/24MHZ Clock Output Frequency Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 24MHz           | 48MHz       | 1       |  |
| 1-0       |         |          | Bit 1         Bit 0         Function (See Table 6 for fu on the content of the conten | nction details) |             | 00      |  |
| Data Byte | 1       |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 | 1           | 1       |  |
| 7         | 23      | 48/24MHZ | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 6         | 22      | 48/24MHZ | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 5         |         |          | (Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |             | 0       |  |
| 4         |         |          | (Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |             | 0       |  |
| 3         | 38      | CPU3     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 2         | 39      | CPU2     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 1         | 41      | CPU1     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 0         | 42      | CPU0     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| Data Byte | 2       | ı        | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 | 1           | 1       |  |
| 7         |         |          | (Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |             | 0       |  |
| 6         | 8       | PCI_F    | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 5         | 16      | PCI5     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 4         | 14      | PCI4     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 3         | 13      | PCI3     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 2         | 12      | PCI2     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 1         | 11      | PCI1     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 0         | 9       | PCI0     | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| Data Byte | 3       |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 | 1           |         |  |
| 7         | 26      | SDRAM7   | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 6         | 27      | SDRAM6   | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 5         | 29      | SDRAM5   | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 4         | 30      | SDRAM4   | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |
| 3         | 32      | SDRAM3   | Clock Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low             | Active      | 1       |  |



|           | Affected Pin |          |                                 | Bit C    | ontrol  |         |
|-----------|--------------|----------|---------------------------------|----------|---------|---------|
| Bit(s)    | Pin No.      | Pin Name | Control Function                | 0        | 1       | Default |
| 2         | 33           | SDRAM2   | Clock Output Disable            | Low      | Active  | 1       |
| 1         | 35           | SDRAM1   | Clock Output Disable            | Low      | Active  | 1       |
| 0         | 36           | SDRAM0   | Clock Output Disable Low Active |          | 1       |         |
| Data Byte | 4            |          |                                 | ·        |         |         |
| 7         |              |          | (Reserved)                      |          |         | 0       |
| 6         |              |          | (Reserved)                      |          |         | 0       |
| 5         |              |          | (Reserved)                      |          |         | 0       |
| 4         |              |          | (Reserved)                      |          |         | 0       |
| 3         |              |          | (Reserved)                      |          |         | 0       |
| 2         |              |          | (Reserved)                      |          |         | 0       |
| 1         |              |          | (Reserved)                      |          |         | 0       |
| 0         |              |          | (Reserved)                      |          |         | 0       |
| Data Byte | 5            |          |                                 |          |         |         |
| 7         |              |          | (Reserved)                      |          |         | 0       |
| 6         |              |          | (Reserved)                      |          |         | 0       |
| 5         |              |          | (Reserved)                      |          |         | 0       |
| 4         | 45           | IOAPIC   | Clock Output Disable            | Low      | Active  | 1       |
| 3         |              |          | (Reserved)                      |          |         | 0       |
| 2         |              |          | (Reserved)                      |          |         | 0       |
| 1         | 1            | REF1     | Clock Output Disable            | Low      | Active  | 1       |
| 0         | 2            | REF0     | Clock Output Disable            | Low      | Active  | 1       |
| Data Byte | 6            |          |                                 |          |         |         |
| 7         |              |          | (Reserved)                      |          |         | 0       |
| 6         |              |          | (Reserved)                      |          |         | 0       |
| 5         |              |          | (Reserved)                      |          |         | 0       |
| 4         |              |          | (Reserved)                      |          |         | 0       |
| 3         |              |          | (Reserved)                      |          |         | 0       |
| 2         |              |          | (Reserved)                      |          |         | 0       |
| 1         |              |          | (Reserved)                      |          |         | 0       |
| 0         |              |          | (Reserved)                      |          |         | 0       |
| Data Byte | 7            |          |                                 | ·        |         |         |
| 7         |              |          | (Reserved)                      |          |         | 0       |
| 6         |              |          | (Reserved)                      |          |         | 0       |
| 5         |              |          | (Reserved)                      |          |         | 0       |
| 4         |              |          | (Reserved)                      |          |         | 0       |
| 3         |              |          | (Reserved)                      |          |         | 0       |
| 2         |              |          | SEL_2                           | Refer to | Table 5 | 1       |
| 1         |              |          | SEL_1                           | Refer to | Table 5 | 1       |
| 0         |              |          | SEL_0                           | Refer to | Table 5 | 1       |



Table 5 Additional Frequency Selections through Serial Data Interface Data Bytes

| Date I         | Byte 0         |                       |                | Date Byte 7    |                |                    |                 |                     |
|----------------|----------------|-----------------------|----------------|----------------|----------------|--------------------|-----------------|---------------------|
| Bit 5<br>SEL_4 | Bit 4<br>SEL_3 | 60/66_SEL<br>(Pin 18) | Bit 2<br>SEL_2 | BIT 1<br>SEL_1 | BIT 0<br>SEL_0 | CPU0:3<br>SDRAM0:7 | PCI_F<br>PCI0:5 | Spread<br>Spectrum% |
| 0              | 0              | Х                     | 0              | 0              | 0              | 75.0               | CPU/2           | ±0.5                |
| 0              | 0              | Х                     | 0              | 0              | 1              | 75.0               | 32              | ±0.5                |
| 0              | 0              | Х                     | 0              | 1              | 0              | 83.31              | 32              | ±0.5                |
| 0              | 0              | Х                     | 0              | 1              | 1              | 33.41              | CPU/2           | ±0.5                |
| 0              | 0              | Х                     | 1              | 0              | 0              | 50.11              | CPU/2           | ±0.5                |
| 0              | 0              | Х                     | 1              | 0              | 1              | 68.52              | CPU/2           | ±0.5                |
| 0              | 0              | Х                     | 1              | 1              | 0              | 60.0               | CPU/2           | ±0.5                |
| 0              | 0              | 0                     | 1              | 1              | 1              | 60.0               | CPU/2           | ±0.5                |
| 0              | 0              | 1                     | 1              | 1              | 1              | 66.82              | CPU/2           | ±0.5                |
| 0              | 1              | 0                     | Х              | Х              | Х              | 60.0               | CPU/2           | ±0.5                |
| 0              | 1              | 1                     | Х              | Х              | Х              | 66.6               | CPU/2           | -0.5                |
| 1              | 0              | 0                     | Х              | Х              | Х              | 60.0               | CPU/2           | ±0.5                |
| 1              | 0              | 1                     | Х              | Х              | Х              | 66.6               | CPU/2           | -0.5                |
| 1              | 1              | 0                     | Х              | Х              | Х              | 60.0               | CPU/2           | ±0.5                |
| 1              | 1              | 1                     | Х              | Х              | Х              | 66.6               | CPU/2           | -0.5                |

**Note:** Power-Up default values denoted by shading. 60/66\_SEL is set by the user.

Table 6 Select Function for Data Byte 0, Bits 0:1

|                    | Input Co    | onditions | Output Conditions |               |           |             |  |
|--------------------|-------------|-----------|-------------------|---------------|-----------|-------------|--|
|                    | Data Byte 0 |           | CPU0:3,           |               | REF0:2,   |             |  |
| Function           | Bit 1       | Bit 0     | SDRAM0:7          | PCI_F, PCI0:5 | IOAPIC    | 48/24MHZ    |  |
| Normal Operation   | 0           | 0         | Note 1            | Note 1        | 14.318MHz | 48 or 24MHz |  |
| Test Mode          | 0           | 1         | X1/2              | X1/4          | X1        | Note 2      |  |
| Spread Spectrum On | 1           | 0         | Note 1            | Note 1        | 14.318MHz | 48 or 24MHz |  |
| Tristate           | 1           | 1         | Hi-Z              | Hi-Z          | Hi-Z      | Hi-Z        |  |

**Notes:** 1. CPU, SDRAM and PCI frequency selections are listed in Table 1 and Table 5.

- 2. In Test Mode, the 48/24MHz clock outputs are:
  - X1/2 if 48MHz is selected
  - X1/4 if 24MHz is selected



### How To Use the Serial Data Interface

### **Electrical Requirements**

Figure 5 illustrates electrical characteristics for the serial interface bus used with the W48S87-72. Devices send data over the bus with an open drain logic output that can (a) pull the bus line low, or (b) let the bus default to logic 1. The pull-up resistor on the bus (both clock and data lines) establish a default logic 1. All bus devices generally have logic inputs to receive data.

Although the W48S87-72 is a receive-only device (no data write-back capability), it does transmit an "acknowledge" data pulse after each byte is received. Thus, the SDATA line can both transmit and receive data.

The pull-up resistor should be sized to meet the rise and fall times specified in AC parameters, taking into consideration total bus line capacitance.

Figure 5 Serial Interface Bus Electrical Characteristics





### **Signaling Requirements**

As shown in Figure 6, valid data bits are defined as stable logic 0 or 1 condition on the data line during a clock high (logic 1) pulse. A transitioning data line during a clock high pulse may be interpreted as a start or stop pulse (it will be interpreted as a start or stop pulse if the start/stop timing parameters are met).

A write sequence is initiated by a "start bit" as shown in Figure 7. A "stop bit" signifies that a transmission has ended.

As stated previously, the W48S87-72 sends an "acknowledge" pulse after receiving eight data bits in each byte as shown in Figure 8.

### Sending Data to the W48S87-72

The device accepts data once it has detected a valid start bit and address byte sequence. Device functionality is changed upon the receipt of each data bit (registers are not double buffered). Partial transmission is allowed meaning that a transmission can be truncated as soon as the desired data bits are transmitted (remaining registers will be unmodified). Transmission is truncated with either a stop bit or new start bit (restart condition).



Figure 7 Serial Data Bus Start and Stop Bit





Figure 8 Serial Data Bus Write Sequence

Figure 9 Serial Data Bus Timing Diagram







# **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Symbol                            | Parameter                              | Rating       | Unit |
|-----------------------------------|----------------------------------------|--------------|------|
| V <sub>DD</sub> , V <sub>IN</sub> | Voltage on any pin with respect to GND | -0.5 to +7.0 | V    |
| T <sub>STG</sub>                  | Storage Temperature                    | -65 to +150  | °C   |
| T <sub>B</sub>                    | Ambient Temperature under Bias         | -55 to +125  | °C   |
| T <sub>A</sub>                    | Operating Temperature                  | 0 to +70     | °C   |
| ESD <sub>PROT</sub>               | Input ESD Protection                   | 2 (min)      | kV   |

### **DC Electrical Characteristics:**

 $T_A = 0$ °C to +70°C,  $V_{DDQ3} = 3.3V \pm 5\%$  (3.135-3.465V)  $f_{XTL} = 14.31818MHz$ ,  $V_{DDQ2} = 2.5 \pm 5\%$ 

| Symbol            | Parameter                |               | Min | Тур | Max | Unit | Test Condition                              |
|-------------------|--------------------------|---------------|-----|-----|-----|------|---------------------------------------------|
| Supply Cur        | rent                     |               |     |     |     |      |                                             |
| I <sub>DDQ3</sub> | Supply Current (3.3V)    |               | 120 | 150 | 200 | mA   | CPUCLK = 66.8MHz<br>Outputs Loaded (Note 1) |
| I <sub>DDQ2</sub> | Supply Current (2.5V)    |               |     |     | 50  | mA   | CPUCLK = 66.8MHz<br>Outputs Loaded (Note 1) |
| Logic Input       | ts                       |               |     |     |     |      |                                             |
| V <sub>IL</sub>   | Input Low Voltage        |               |     |     | 0.8 | V    |                                             |
| V <sub>IH</sub>   | Input High Voltage       |               | 2.0 |     |     | V    |                                             |
| I <sub>IL</sub>   | Input Low Current (Note  | 2)            |     |     | 10  | μΑ   |                                             |
| I <sub>IH</sub>   | Input High Current (Note | 2)            |     |     | 10  | μΑ   |                                             |
| Clock Outp        | outs                     |               |     |     |     |      |                                             |
| V <sub>OL</sub>   | Output Low Voltage       |               |     |     | 50  | mV   | I <sub>OL</sub> = 2mA                       |
| V <sub>OH</sub>   | Output High Voltage      |               | 3.1 |     |     | V    | I <sub>OH</sub> = -1mA                      |
| V <sub>OH</sub>   | Output High Voltage (CF  | PU, IOAPIC)   | 2.2 |     |     | V    | I <sub>OH</sub> = -1mA                      |
| I <sub>OL</sub>   | Output Low Current:      | CPU0:3        |     | 155 |     | mA   | V <sub>OL</sub> = 1.25V                     |
|                   |                          | SDRAM0:7      |     | 100 |     | mA   | V <sub>OL</sub> = 1.5V                      |
|                   |                          | PCI_F, PCI0:5 |     | 95  |     | mA   | V <sub>OL</sub> = 1.5V                      |
|                   |                          |               |     | 85  |     | mA   | V <sub>OL</sub> = 1.25V                     |
|                   |                          | REF0          |     | 75  |     | mA   | V <sub>OL</sub> = 1.5V                      |
|                   |                          | REF1          |     | 60  |     | mA   | V <sub>OL</sub> = 1.5V                      |
|                   |                          | 48/24MHZ      |     | 60  |     | mA   | V <sub>OL</sub> = 1.5V                      |



# DC Electrical Characteristics: (cont.)

 $T_A = 0$ °C to +70°C,  $V_{DDQ3} = 3.3V \pm 5\%$  (3.135-3.465V)  $f_{XTL} = 14.31818MHz$ ,  $V_{DDQ2} = 2.5 \pm 5\%$ 

| Symbol              | Parameter                                                    |              | Min                | Тур | Max                | Unit                   | Test Condition                     |
|---------------------|--------------------------------------------------------------|--------------|--------------------|-----|--------------------|------------------------|------------------------------------|
| I <sub>OH</sub>     | Output High Current: Cl                                      | PU0:3        |                    | 125 |                    | mA                     | V <sub>OH</sub> = 1.25V            |
|                     | SI                                                           | DRAM0:7      |                    | 95  |                    | mA                     | V <sub>OH</sub> = 1.5V             |
|                     | PO                                                           | CI_F, PCI0:5 |                    | 100 |                    | mA                     | V <sub>OH</sub> = 1.5V             |
|                     | IC                                                           | APIC         |                    | 80  |                    | mA                     | V <sub>OH</sub> = 1.25V            |
|                     | RI                                                           | EF0          |                    | 80  |                    | mA                     | V <sub>OH</sub> = 1.5V             |
|                     | RI                                                           | EF1          |                    | 65  |                    | mA                     | V <sub>OH</sub> = 1.5V             |
|                     | 48                                                           | 3/24MHz      |                    | 60  |                    | mA                     | V <sub>OH</sub> = 1.5V             |
| Crystal Osc         | illator                                                      |              |                    |     | 1                  | •                      |                                    |
| V <sub>TH</sub>     | X1 Input threshold Voltage (No                               |              | 1.65               |     | V                  | V <sub>DD</sub> = 3.3V |                                    |
| C <sub>LOAD</sub>   | Load Capacitance, Imposed or<br>External Crystal (Note 4)    |              | 14                 |     | pF                 |                        |                                    |
| C <sub>IN,X1</sub>  | X1 Input Capacitance (Note 5)                                |              |                    | 28  |                    | pF                     | Pin X2 unconnected                 |
| Pin Capacit         | ance/Inductance                                              |              |                    |     |                    |                        |                                    |
| C <sub>IN</sub>     | Input Pin Capacitance                                        |              |                    |     | 5                  | pF                     | Except X1 and X2                   |
| C <sub>OUT</sub>    | Output Pin Capacitance                                       |              |                    |     | 6                  | pF                     |                                    |
| L <sub>IN</sub>     | Input Pin Inductance                                         |              |                    |     | 7                  | nH                     |                                    |
| Serial Input        | Port                                                         |              |                    |     | 1                  | •                      |                                    |
| V <sub>IL</sub>     | Input Low Voltage                                            |              |                    | 0.4 | 0.3V <sub>DD</sub> | V                      | V <sub>DD</sub> = 3.3V             |
| V <sub>IH</sub>     | Input High Voltage                                           |              | 0.7V <sub>DD</sub> | 2.4 |                    | V                      | V <sub>DD</sub> = 3.3V             |
| I <sub>IL</sub>     | Input Low Current                                            |              |                    | 10  | 10                 | μΑ                     | No internal pull-up/down on SCLOCK |
| I <sub>IH</sub>     | Input High Current                                           |              |                    | 10  | 10                 | μΑ                     | No internal pull-up/down on SCLOCK |
| I <sub>OL</sub>     | Sink Current into SDATA or SO<br>Open Drain N-Channel Device |              | 5                  | 10  | 15                 | mA                     | $I_{OL} = 0.3V_{DD}$               |
| C <sub>IN</sub>     | Input Capacitance of SDATA a                                 | nd SCLOCK    |                    | 5   | 10                 | pF                     |                                    |
| C <sub>SDATA</sub>  | Total Capacitance of SDATA E                                 | Bus          |                    |     | 400                | pF                     |                                    |
| C <sub>SCLOCK</sub> | Total Capacitance of SCLOCK                                  | Bus          |                    |     | 400                | pF                     |                                    |

Notes: 1. All clock outputs loaded with maximum lump capacitance test load specified in AC Electrical Characteristics section.

- 2. W48S87-72 logic inputs have internal pull-up devices. (Not CMOS level)
- 3. X1 input threshold voltage (typical) is  $V_{\mbox{\scriptsize DDQ3}}/2$ .
- 4. The W48S87-72 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 14pF; this includes typical stray capacitance of short PCB traces to crystal.
- 5. X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected).



### **AC Electrical Characteristics:**

 $T_{A} = 0^{\circ}\text{C to } + 70^{\circ}\text{C}, \ V_{DD} = V_{DDQ3} = 3.3V \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ (3.135 - 3.465V) \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \ V_{DDQ2} = 2.5 \pm 5\% \ f_{XTL} = 14.31818MHz, \$ 

AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output. CPU Clock outputs, CPU0:3 (Lump Capacitance Test Load = 20pF)

|                 |                                                    | CPU = 66.8MHz |      | СР  | U = 60N | ИНz         |     |      |                                                                                                                    |  |
|-----------------|----------------------------------------------------|---------------|------|-----|---------|-------------|-----|------|--------------------------------------------------------------------------------------------------------------------|--|
| Symbol          | Parameter                                          | Min           | Тур  | Max | Min     | Min Typ Max |     | Unit | Test Condition/Comments                                                                                            |  |
| t <sub>P</sub>  | Period                                             | 15            |      |     | 16.7    |             |     | ns   | Measured on rising edge at 1.5V.                                                                                   |  |
| f               | Frequency, Actual                                  |               | 66.8 |     |         | 59.876      |     | MHz  | Determined by PLL divider ratio.                                                                                   |  |
| t <sub>H</sub>  | High Time                                          | 5.2           |      |     | 6       |             |     | ns   | Duration of clock cycle above 2.4V.                                                                                |  |
| t <sub>L</sub>  | Low Time                                           | 5             |      |     | 5.8     |             |     | ns   | Duration of clock cycle below 0.4V.                                                                                |  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | 1             |      | 4   | 1       |             | 1   | V/ns | Measured from 0.4V to 2.4V.                                                                                        |  |
| t <sub>F</sub>  | Output Fall Edge Rate                              | 1             |      | 4   | 1       |             | 4   | V/ns | Measured from 2.4V to 0.4V.                                                                                        |  |
| t <sub>D</sub>  | Duty Cycle                                         | 45            | 52   | 55  | 45      | 52          | 55  | %    | Measured on rising and falling edge at 1.25V.                                                                      |  |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                             |               |      | 250 |         |             | 250 | ps   | Measured on rising edge at 1.25V. Maximum difference of cycle time between two adjacent cycles.                    |  |
| t <sub>SK</sub> | Output Skew                                        |               |      | 250 |         |             | 250 | ps   | Measured on rising edge at 1.25V.                                                                                  |  |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) |               |      | 3   |         |             | 3   | ms   | Assumes full supply voltage reached within 1ms from power-up. Short cycles exist prior to frequency stabilization. |  |
| Z <sub>o</sub>  | AC Output Impedance                                |               | 10   |     |         | 10          |     | ohm  | Average value during switching transition. Used for determining series termination value.                          |  |

### **SDRAM Clock Outputs, SDRAM0:7 (Lump Capacitance Test Load = 30pF)**

|                 |                                                    | CPU = 66.8MHz |      |     | СР     | U = 60N     | ИHz |                                  |                                                                                                                    |  |
|-----------------|----------------------------------------------------|---------------|------|-----|--------|-------------|-----|----------------------------------|--------------------------------------------------------------------------------------------------------------------|--|
| Symbol          | Parameter                                          | Min           | Тур  | Max | Min    | Min Typ Max |     | Unit                             | Test Condition/Comments                                                                                            |  |
| t <sub>P</sub>  | Period                                             | 15            |      |     | 16.7   |             |     | ns                               | Measured on rising edge at 1.5V.                                                                                   |  |
| f               | Frequency, Actual                                  |               | 66.8 |     | 59.876 |             | MHz | Determined by PLL divider ratio. |                                                                                                                    |  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | 1             |      | 4   | 1      |             | 4   | V/ns                             | Measured from 0.4V to 2.4V.                                                                                        |  |
| t <sub>F</sub>  | Output Fall Edge Rate                              | 1             |      | 4   | 1      | 1           |     | V/ns                             | Measured from 2.4V to 0.4V.                                                                                        |  |
| t <sub>D</sub>  | Duty Cycle                                         | 45            | 50   | 55  | 45     | 50          | 55  | %                                | Measured on rising and falling edge at 1.5V.                                                                       |  |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                             |               |      | 250 |        |             | 250 | ps                               | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                     |  |
| t <sub>SK</sub> | Output Skew                                        |               | 100  |     |        | 100         |     | ps                               | Measured on rising edge at 1.5V.                                                                                   |  |
| t <sub>SK</sub> | CPU to SDRAM Clock<br>Skew                         |               |      | 500 |        |             | 500 | ps                               | Covers all CPU/SDRAM outputs. Measured on rising edge at 1.5V.                                                     |  |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) |               |      | 3   |        |             | 3   | ms                               | Assumes full supply voltage reached within 1ms from power-up. Short cycles exist prior to frequency stabilization. |  |
| Z <sub>o</sub>  | AC Output Impedance                                |               | 16   |     |        | 16          |     | ohm                              | Average value during switching transition. Use for determining series termination value.                           |  |



# **AC Electrical Characteristics (cont)**

### PCI Clock Outputs, PCI0:5 (Lump Capacitance Test Load = 30pF)

|                 |                                                    | CPU = 66.8MHz |      | СР  | U = 60N | ИHz    |     |                                                                                                                    |                                                                                                |  |
|-----------------|----------------------------------------------------|---------------|------|-----|---------|--------|-----|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|
| Symbol          | Parameter                                          | Min           | Тур  | Max | Min     | Тур    | Max | Unit                                                                                                               | Test Condition/Comments                                                                        |  |
| t <sub>P</sub>  | Period                                             | 30            |      |     | 33.3    |        |     | ns                                                                                                                 | Measured on rising edge at 1.5V.                                                               |  |
| f               | Frequency, Actual                                  |               | 33.4 | •   |         | 29.938 |     | MHz                                                                                                                | Determined by PLL divider ratio.                                                               |  |
| t <sub>H</sub>  | High Time                                          | 12            |      |     | 13.3    |        |     | ns                                                                                                                 | Duration of clock cycle above 2.4V.                                                            |  |
| t <sub>L</sub>  | Low Time                                           | 12            |      |     | 13.3    |        |     | ns                                                                                                                 | Duration of clock cycle below 0.4V.                                                            |  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | 1             |      | 4   | 1       |        | 4   | V/ns                                                                                                               |                                                                                                |  |
| t <sub>F</sub>  | Output Fall Edge Rate                              | 1             |      | 4   | 1       |        | 4   | V/ns                                                                                                               |                                                                                                |  |
| t <sub>D</sub>  | Duty Cycle                                         | 45            | 51   | 55  | 45      | 51     | 55  | %                                                                                                                  | Measured on rising and falling edge at 1.5V.                                                   |  |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                             |               |      | 250 |         |        | 250 | ps                                                                                                                 | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles. |  |
| t <sub>SK</sub> | Output Skew                                        |               |      | 250 |         |        | 250 | ps                                                                                                                 | Measured on rising edge at 1.5V.                                                               |  |
| t <sub>O</sub>  | CPU to PCI Clock Offset                            | 1             |      | 4   | 1       |        | 4   | ns                                                                                                                 | Covers all CPU/PCI outputs. Measured on rising edge at 1.5V. CPU leads PCI output.             |  |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) |               |      | 3   |         |        |     | Assumes full supply voltage reached within 1ms from power-up. Short cycles exist prior to frequency stabilization. |                                                                                                |  |
| Z <sub>o</sub>  | AC Output Impedance                                |               | 30   |     |         | 30     |     | ohm                                                                                                                | Average value during switching transition. Used for determining series termination value.      |  |

### I/O APIC Clock Output (Lump Capacitance Test Load = 20pF)

|                 |                                                    | СР       | CPU = 60/66.8MHz |      |      |                                                                                                                    |  |  |
|-----------------|----------------------------------------------------|----------|------------------|------|------|--------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol          | Parameter                                          | Min      | Тур              | Max  | Unit | Test Condition/Comments                                                                                            |  |  |
| f               | Frequency, Actual                                  | 14.31818 |                  |      | MHz  | Frequency generated by crystal oscillator.                                                                         |  |  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | 1 4      |                  | V/ns |      |                                                                                                                    |  |  |
| t <sub>F</sub>  | Output Fall Edge Rate                              | 1 4      |                  | V/ns |      |                                                                                                                    |  |  |
| t <sub>D</sub>  | Duty Cycle                                         | 45       | 52.5             | 55   | %    | Measured on rising and falling edge at 1.25V.                                                                      |  |  |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) |          |                  | 1.5  | ms   | Assumes full supply voltage reached within 1ms from power-up. Short cycles exist prior to frequency stabilization. |  |  |
| Z <sub>o</sub>  | AC Output Impedance                                | 15       |                  |      | ohm  | Average value during switching transition. Used for determining series termination value.                          |  |  |



# **AC Electrical Characteristics (cont)**

### **REF0 Clock Output (Lump Capacitance Test Load = 45pF)**

|                 |                                                    |          | U = 60/66.8 | ИНz  |                                                                                           |                                                                                                                    |  |
|-----------------|----------------------------------------------------|----------|-------------|------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|
| Symbol          | Parameter                                          | Min      | Тур         | Max  | Unit                                                                                      | Test Condition/Comments                                                                                            |  |
| f               | Frequency, Actual                                  | 14.31818 |             |      | MHz                                                                                       | Frequency generated by crystal oscillator.                                                                         |  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | 1 4      |             | V/ns | Measured from 0.4V to 2.4V.                                                               |                                                                                                                    |  |
| t <sub>F</sub>  | Output Fall Edge Rate                              | 1 4      |             | V/ns | Measured from 2.4V to 0.4V.                                                               |                                                                                                                    |  |
| t <sub>D</sub>  | Duty Cycle                                         | 45       | 50          | 55   | %                                                                                         | Measured on rising and falling edge at 1.5V.                                                                       |  |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) |          |             | 1.5  | ms                                                                                        | Assumes full supply voltage reached within 1ms from power-up. Short cycles exist prior to frequency stabilization. |  |
| Z <sub>o</sub>  | AC Output Impedance                                | 16       |             | ohm  | Average value during switching transition. Used for determining series termination value. |                                                                                                                    |  |

### **REF1 Clock Output (Lump Capacitance Test Load = 20pF)**

|                 |                                                    | СР       | U = 60/66.81 | ИHz |      |                                                                                                                    |  |  |
|-----------------|----------------------------------------------------|----------|--------------|-----|------|--------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol          | Parameter                                          | Min      | Тур          | Max | Unit | Test Condition/Comments                                                                                            |  |  |
| f               | Frequency, Actual                                  | 14.31818 |              |     | MHz  | Frequency generated by crystal oscillator.                                                                         |  |  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | 0.5      |              | 2   | V/ns |                                                                                                                    |  |  |
| t <sub>F</sub>  | Output Fall Edge Rate                              | 0.5      |              | 2   | V/ns |                                                                                                                    |  |  |
| t <sub>D</sub>  | Duty Cycle                                         | 45       |              | 55  | %    | Measured on rising and falling edge at 1.5V.                                                                       |  |  |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) |          |              | 1.5 | ms   | Assumes full supply voltage reached within 1ms from power-up. Short cycles exist prior to frequency stabilization. |  |  |
| Z <sub>o</sub>  | AC Output Impedance                                | 40       |              |     | ohm  | Average value during switching transition. Used for determining series termination value.                          |  |  |

### 48/24MHz Clock Output (Lump Capacitance Test Load = 20pF)

|                 |                                                    | CP  | CPU = 60/66.8MHz |     |                                                                                           |                                                                                                                    |  |  |
|-----------------|----------------------------------------------------|-----|------------------|-----|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol          | Parameter                                          | Min | Тур              | Max | Unit                                                                                      | Test Condition/Comments                                                                                            |  |  |
| f               | Frequency, Actual                                  | 4   | 8.008/24.00      | 4   | MHz                                                                                       | Determined by PLL divider ratio (see n/m below)                                                                    |  |  |
| $f_D$           | Deviation from 48MHz                               |     | +167             |     | ppm                                                                                       | (48.008 – 48)/48                                                                                                   |  |  |
| m/n             | PLL Ratio                                          |     | 57/17            |     |                                                                                           | (14.31818MHz x 57/17 = 48.008MHz)                                                                                  |  |  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | 0.5 |                  | 2   | V/ns                                                                                      |                                                                                                                    |  |  |
| t <sub>F</sub>  | Output Fall Edge Rate                              | 0.5 | 0.5 2            |     | V/ns                                                                                      |                                                                                                                    |  |  |
| t <sub>D</sub>  | Duty Cycle                                         | 45  | 50               | 55  | %                                                                                         | Measured on rising and falling edge at 1.5V.                                                                       |  |  |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) |     |                  | 3   | ms                                                                                        | Assumes full supply voltage reached within 1ms from power-up. Short cycles exist prior to frequency stabilization. |  |  |
| Z <sub>o</sub>  | AC Output Impedance                                | 40  |                  | ohm | Average value during switching transition. Used for determining series termination value. |                                                                                                                    |  |  |



# **AC Electrical Characteristics (cont)**

# **Serial Input Port**

| Symbol              | Parameter                                      | Min | Тур | Max  | Unit | Test Condition                                                                          |
|---------------------|------------------------------------------------|-----|-----|------|------|-----------------------------------------------------------------------------------------|
| f <sub>SCLOCK</sub> | SCLOCK Frequency                               | 0   |     | 100  | kHz  | Normal Mode                                                                             |
| t <sub>STHD</sub>   | Start Hold Time                                | 4.0 |     |      | μs   |                                                                                         |
| t <sub>LOW</sub>    | SCLOCK Low Time                                | 4.7 |     |      | μs   |                                                                                         |
| t <sub>HIGH</sub>   | SCLOCK High Time                               | 4.0 |     |      | μs   |                                                                                         |
| t <sub>DSU</sub>    | Data Setup Time                                | 250 |     |      | ns   |                                                                                         |
| t <sub>DHD</sub>    | Data Hold Time                                 | 0   |     |      | ns   | (Transmitter should provide a 300ns hold time to ensure proper timing at the receiver.) |
| t <sub>R</sub>      | Rise Time, SDATA and SCLOCK                    |     |     | 1000 | ns   | From 0.3V <sub>DD</sub> to 0.7V <sub>DD</sub>                                           |
| t <sub>F</sub>      | Fall Time, SDATA and SCLOCK                    |     |     | 300  | ns   | From 0.7V <sub>DD</sub> to 0.3V <sub>DD</sub>                                           |
| t <sub>STSU</sub>   | Stop Setup Time                                | 4.0 |     |      | μs   |                                                                                         |
| t <sub>SPF</sub>    | Bus Free Time between Stop and Start Condition | 4.7 |     |      | μs   |                                                                                         |
| t <sub>SP</sub>     | Allowable Noise Spike Pulse<br>Width           |     |     | 50   | ns   |                                                                                         |



# **Mechanical Package Outline**

### Figure 10 48-Pin Small Shrink Outline Package (SSOP, 300 mils)





BOTTOM VIEW

SEE DETAIL A

END VIEW



#### NOTES:

- MAXIMUM DIE THICKNESS ALLOWABLE IS .025.
- A DIMENSIONING & TOLERANCING PER ANSI
- Y14.5M 1982. T'' IS A REFERENCE DATUM.

- TERMINAL POSITIONS ARE SHOWN FOR REFERENCE ONLY.

- REFERENCE ONLY.

  REFERENCE ONLY.

  PORMED LEADS SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITHIN 003 INCHES AT SEATING PLANE.

  CONTROLLING DIMENSION: INCHES.

  OLOUMTRY OF ORIGIN LOCATION AND BJECTOR PIN ON PACKAGE BOTTOM IS OPTIONAL AND DEPENDS ON ASSEMBLY LOCATION.

  THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN .005 INCHES AND .010 INCHES FROM THE LEAD BETWEEN .005 INCHES AND .010 INCHES FROM THE LEAD BETWEEN .005 INCHES AND .010 INCHES FROM THE LEAD BIT SOMPLIANT WITH JEDEC SPECIFICATION MO.118, VARIATIONS AA. AB, EXCEPT CHAMFER DIMENSION IN JEDEC SPECIFICATION FOR IN IS .015".025".





#### Summary of nominal dimensions in inches:

Body Width: .296 Lead Pitch: .025 Body Length: .625 Body Height: .102





Ď NOM.

| S.             |                  | COMMO      | V     |    | NOTE                   |           | 6     |       |    |  |  |  |
|----------------|------------------|------------|-------|----|------------------------|-----------|-------|-------|----|--|--|--|
| M<br>B         | D                | DIMENSIONS |       |    | VARI-                  |           | N     |       |    |  |  |  |
| ° 2            | MIN.             | NOM.       | MAX.  | E  | ATIONS                 | MIN.      | NOM.  | MAX.  |    |  |  |  |
| Α              | 2.41             | 2.59       | 2.79  |    | AA                     | 15.75     | 15.88 | 16.00 | 48 |  |  |  |
| A <sub>1</sub> | 0.20             | 0.31       | 0.41  |    | AB                     | 18.29     | 18.42 | 18.54 | 56 |  |  |  |
| A <sub>2</sub> | 2.24             | 2.29       | 2.34  |    |                        |           |       |       |    |  |  |  |
| ь              | 0.203            | 0.254      | 0.343 |    |                        | TI 110 TA |       |       |    |  |  |  |
| b <sub>1</sub> | 0.203            | 0.254      | 0.305 |    | THIS TABLE IN MILLIMET |           |       |       |    |  |  |  |
| С              | 0.127            | -          | 0.254 |    | 1                      |           |       |       |    |  |  |  |
| C <sub>1</sub> | 0.127            | 0.152      | 0.216 |    |                        |           |       |       |    |  |  |  |
| D              | SEE              | VARIATION  | IS    | 4  |                        |           |       |       |    |  |  |  |
| E              | 7.42             | 7.52       | 7.59  |    |                        |           |       |       |    |  |  |  |
| е              |                  | 0.635 BSC  |       |    |                        |           |       |       |    |  |  |  |
| Н              | 10.16            | 10.31      | 10.41 |    |                        |           |       |       |    |  |  |  |
| h              | 0.25             | 0.33       | 0.41  |    |                        |           |       |       |    |  |  |  |
| L              | 0.61             | 0.81       | 1.02  |    |                        |           |       |       |    |  |  |  |
| N              | N SEE VARIATIONS |            |       | 6  |                        |           |       |       |    |  |  |  |
| X              | 2.16             | 2.36       | 2.54  | 10 |                        |           |       |       |    |  |  |  |
| ď:             | 0°               | 5°         | 8°    |    |                        |           |       |       |    |  |  |  |





IC WORKS, Inc. reserves the right to amend or discontinue this product without notice. Circuit and timing diagrams used the describe IC WORKS product operations and applications are included as a means of illustrating a typical product application. Complete information for design purposes is not necessarily given. This information has been carefully checked and is believed to be entirely reliable. IC WORKS, however, will not assume any responsibility for inaccuracies.

Life Support Applications:

THIS TABLE IN INCHES

LITE SUPPORT Applications.

IC WORKS products are not designed for use in life support applications, devices, or systems where malfunctions of the IC WORKS product can reasonably be expected to result in personal injury. IC WORKS customers using or selling IC WORKS products for use in such applications do so at their own risk and agree to fully indemnify IC WORKS for any damages resulting in such improper use or sale

PACKAGE OUTLINE, 6.10mm (240°) BODY TSSOP, 0.50mm LEAD PITCH 34389 \_\_\_\_\_\_\_\_2 OF 2